# High Performance On-Chip Array Antenna Based on Metasurface Feeding Structure for Terahertz Integrated Circuits

Mohammad Alibakhshikenari<sup>1\*</sup>, Bal S. Virdee<sup>2</sup>, Chan H. See<sup>3,4</sup>, Raed A. Abd-Alhameed<sup>5</sup>, and Ernesto Limiti<sup>1</sup>

<sup>1</sup> Electronic Engineering Department, University of Rome "Tor Vergata", Via del Politecnico 1, 00133, Rome, ITALY

<sup>2</sup> London Metropolitan University, Center for Communications Technology & Mathematics, School of Computing & Digital Media, London N7 8DB, UK

<sup>3</sup> School of Eng. and the Built Environment, Edinburgh Napier University, 10 Colinton Road, Edinburgh, EH10 5DT, UK

<sup>4</sup> School of Engineering, University of Bolton, Deane Road, Bolton, BL3 5AB, UK

<sup>5</sup> Faculty of Engineering & Informatics, University of Bradford, Bradford, BD7 1DP, UK

\*alibakhshikenari@ing.uniroma2.it

Abstract: In this letter, a novel on-chip array antenna with high-performances is investigated which is based on CMOS 20µm Silicon technology for operation over 0.6-0.65 THz. The proposed array structure is constructed on three layers composed of Silicon-Ground-Silicon layers. The ground-plane has sandwiched between two silicon layers. Two antennas are implemented on the top layer, where each antenna is constituted from three subantennas. The sub-antennas are constructed from interconnected dual-rings. Also, the sub-antennas are interconnected to each other. This approach enlarges the effective aperture area of the array, which has caused to improve its performance parameters. Surface waves and substrate losses in the structure are suppressed with the metallic via-holes that have inserted through the three layers and implemented between the radiation elements. To excite the structure, a novel feeding mechanism is used comprising opencircuited microstrip lines located on the back side of the structure, which couple the electromagnetic energy from the bottom layer to the antennas on the top-layer through metasurface slot-lines in the middle ground-plane layer. The results show the proposed on-chip antenna array has an average radiation gain, efficiency, and isolation of 7.62 dBi, 32.67%, and -30 dB, respectively.

#### I. INTRODUCTION

Recently, the electromagnetic spectrum in the terahertz (THz) band has attracted great interest because of its potential applications in imaging, radio astronomy, spectroscopy, security control and communications. In such systems an antenna plays an important component to interface the terahertz signal with free-space. Various THz antennas have been reported in the literature including dipole antenna, spiral antenna, graphene antenna, leaky wave antenna, on-chip antenna, Yagi-Uda antenna and butterfly shaped antenna [1-7]. Close examination of these antennas reveals their limitations, particularly in the way they interact with electromagnetic waves for optimum impedance matching necessary for effective detection and their construction [8-13].

In this letter, proposed is an array antenna that is based on CMOS  $20\mu m$  Silicon with properties of small dimensions, low profile, design simplicity and ease of implementation. The results presented demonstrate that the antenna exhibits a wide impedance bandwidth with relatively high radiation gain and efficiency. In addition, the isolation between the array's radiation elements is high, which makes it suitable for integrated circuits for terahertz applications. The proposed structure employs a novel feeding mechanism that is based on metasurface slot-lines.

#### II. ON-CHIP ARRAY ANTENNA DESIGN WITH A NOVEL FEEDING MECHANISM

Fig.1 shows the proposed on-chip array antenna constructed of two 20µm Silicon layers that sandwich a 20µm

ground plane (GND). Two microstrip antenna structures are implemented on the top Silicon layer. Each antenna structure is composed of three sub-antennas, which are made of interconnected dual rings of different diameters. The three subantennas are connected to each other to enhance the arrays radiation properties. With this approach the effective aperture of the antenna is enlarged thereby enhancing its radiation characteristics. Surface waves and substrate losses in the structure are suppressed with metallic via-holes that have inserted through the three layers and implemented between the radiation elements. The antennas are exciting using a novel feed mechanism based on electromagnetically coupling energy from bottom layer to top layer. The bottom side of the on-chip array antenna with two open-ended microstrip lines is shown in Fig.1. In the GND plane the slot-lines are etched to facilitate electromagnetic coupling of energy from the bottom to the top layer. The slot-lines in the GND plane are designed based on metasurface technique.



Fig.1. Proposed on-chip array antenna prototype in different views.

S-parameter responses of the proposed array antenna is shown in Fig. 2. The response covers the frequency range from 0.6 THz to 0.65 THz, which is corresponded to a fractional bandwidth of 8%. In addition, the isolation between the array elements is better than 20 dB over this frequency range, which illustrates the effectiveness of this array at detecting THz



Fig.2. Reflection ( $S_{11}$ <-15dB) and transmission coefficients ( $S_{12}$ <-20dB) of the proposed on-chip array antenna.

The radiation gain and efficiency performances over the frequency range of 0.6 THz to 0.65 THz is shown in Fig.3. The maximum gain and efficiency observed at 0.63 THz are 8.1 dBi and 38.24%, respectively.



To increase the validity of the proposed design, it has compared with the recent papers. The results are summarized in Table I. It is clear that, the proposed on-chip antenna shows better performance parameters than the referenced papers.

| Ref.           | Antenna<br>Type                                         | Freq.<br>(GHz)/ | Gain<br>(dBi) | Eff.<br>% | Pro<br>cess                  | Size<br>(mm <sup>2</sup> ) | Height<br>(mm) |
|----------------|---------------------------------------------------------|-----------------|---------------|-----------|------------------------------|----------------------------|----------------|
|                |                                                         | ВW<br>(%)       |               |           |                              |                            |                |
| [1]            | Patch Fed<br>Higher<br>Order<br>Mode DRA                | 341/7           | 7.9           | 74        | 0.18<br>-μm<br>SiG<br>e      | 0.2                        | 0.5            |
| [2]            | On-chip 3D<br>(Yagi like<br>concept)                    | 340/12          | 10            | 80        | 0.13<br>-μm<br>SiG<br>e      | 0.49                       | 0.11           |
| [4]            | Slot-Loaded<br>Magnetic<br>Loop<br>on SIW               | 340/7           | 3.3           | 45        | 0.13<br>-μm<br>SM<br>OS      | 0.49                       | -              |
| [7]            | Patch                                                   | 280/2.<br>5     | -1.6          | 21        | 0.13<br>-μm<br>CM<br>OS      | 0.2                        | -              |
| [8]            | Ring<br>Antenna                                         | 296/-           | 4.2           | -         | 65-<br>nm<br>CM<br>OS        | 0.3                        | -              |
| [9]            | Slot Ring<br>Antenna +<br>Superstrate                   | 375/8           | 1.6           | 35        | 45-<br>nm<br>CM<br>OS<br>SOI | 0.05                       | -              |
| [10]           | Ring<br>Antenna<br>with Silicon<br>Lens                 | 288/N<br>A      | 18.3          | 65        | 65-<br>nm<br>CM<br>OS        | 12.56                      | 2.55           |
| [11]<br>- a    | Half-Mode<br>Cavity Fed<br>DRA                          | 135/13          | 3.7           | 62        | 0.18<br>-μm<br>CM<br>OS      | 0.63                       | 0.25           |
| [11]<br>- b    | Half-Mode<br>Cavity<br>Fed Higher<br>Order<br>Mode DRA  | 135/7           | 6.2/7.5       | 46/<br>42 | 0.18<br>-μm<br>CM<br>OS      | 0.72                       | 1.3/2.2        |
| [12]           | Slot Fed<br>Stacked<br>DRA (Two<br>DRAs +<br>Supporter) | 130/11          | 4.7           | 43        | 0.18<br>-μm<br>CM<br>OS      | 0.72                       | 1.28           |
| [13]           | DRA                                                     | 135/11          | 2.7           | 43        | 0.18<br>-μm<br>CM<br>OS      | 0.72                       | 0.6            |
| Thi<br>s<br>Wo | Metasurface                                             | 630/8           | 8.1           | 38.<br>24 | CM<br>OS                     | 0.16                       | 0.06           |

TABLE I. COMPARISON TABLE

## **III. CONCLUSION**

Feasibility of an on-chip array antenna that exhibits high radiation gain and efficiency characteristics is demonstrated across a wide terahertz bandwidth between 0.60 THz to 0.65 THz. The array antenna is implemented on CMOS 20µm Silicon layers. Isolation between the sub-antennas constituting the array was increased by implementing metallic via-holes between the radiation elements. The array was excited electromagnetically from the bottom layer using a novel feeding mechanism based on metasurface slot-lines realized inside the middle ground plane layer. The results reveal the viability of the array antenna for THz integrated circuits.

## ACKNOWLEDGEMENT

This work is partially supported by innovation programme under grant agreement H2020-MSCA-ITN-2016 SECRET-722424 and the financial support from the UK Engineering and Physical Sciences Research Council (EPSRC) under grant EP/E0/22936/1.

## REFERENCES

[1] C.-H. Li and T.-Y. Chiu, "340-GHz low-cost and high-gain onchip higher order mode dielectric resonator antenna for THz applications," IEEE Trans. THz Sci. Technol., vol. 7, no. 3, pp. 284– 294, May, 2017.

[2] X.-D. Deng, Y. Li, C. Liu, W. Wu and Y. -Z. Xiong, "340 GHz on-chip 3-D antenna with 10 dBi gain and 80% radiation efficiency," IEEE Trans. THz Sci. Technol., vol. 5, no. 4, pp. 619–627, July. 2015.
[3] X.-D. Deng, Y. Li, H. Tang, W. Wu and Y. -Z. Xiong, "Dielectric loaded endfire antennas using standard silicon technology," IEEE Trans. Ant. Propag., vol. 65, no. 6, pp. 2797-2807, Jun. 2017.

[4] X.-D. Deng, Y. Li, W. Wu and Y. -Z. Xiong, "340-GHz SIW cavity-backed magnetic rectangular slot loop antennas and arrays in silicon technology," IEEE Trans. Ant. Propag., vol. 63, no. 12, pp. 5272-5279, Dec. 2015.

[5] Z. Hou, Y. Yang, X. Zhu, S. Liao, M. Shum and Q. Xue, "A 320 GHz On-Chip Slot Antenna Array Using CBCPW Feeding Network in 0.13-μm SiGe Technology," IEEE MTT-S International Microwave Symposium, Honolulu, Hawaii, Jun. 2017.

[6] S. Hu, Y.-Z. Xiong, B. Zhang, L. Wang, T.-G. Lim, M. Je and M. Madihian, "A SiGe BiCMOS transmitter/receiver chipset with on-chip SIW antennas for terahertz applications," IEEE Jour. Solid-State Cir., vol. 47, no. 11, pp. 2654-2664, Nov. 2012.

[7] R. Han et al., "A 280-GHz Schottky diode detector in 130-nm digital CMOS," IEEE J. Solid-State Circuits, vol. 46, no. 11, pp. 564–580, Nov. 2011.

[8] S. Jameson, E. Halpern, and E. Socher, "A 300 GHz wirelessly locked 2×3 array radiating 5.4 dBm with 5.1% DC-to-RF efficiency in 65 nm CMOS," in Proc. IEEE Int. Solid-State Circuits Conf. Tech. Dig., Feb. 2016, pp. 348–349.

[9] F. Golcuk, O. D. Gurbuz, and G. M. Rebeiz, "A 0.39-0.44 THz 2×4 amplifier-quadrupler array with peak EIRP of 3-4 dBm," IEEE Trans. Microw. Theory Techn., vol. 61, no. 12, pp. 4483–4491, Dec. 2013. [10] J. Grzyb, Y. Zhao, and U. R. Pfeiffer, "A 288-GHz lens-integrated balanced triple-push source in a 65-nm CMOS technology," IEEE J. Solid-State Circuits, vol. 48, no. 7, pp. 1751–1761, Jul. 2013.

[11] D. Hou et al., "D-band on-chip higher-order-mode dielectricresonator antennas fed by half-mode cavity in CMOS technology," IEEE Antennas Propag. Mag., vol. 56, no. 3, pp. 80–89, Jun. 2014.

[12] D. Hou, Y.-Z. Xiong, W.-L. Goh, S. Hu, W. Hong, and M. Madihian, "130-GHz on-chip meander slot antennas with stacked dielectric resonators in standard CMOS technology," IEEE Trans. Antennas Propag., vol. 60, no. 9, pp. 4102–4109, Sep. 2012.

[13] D. Hou, Y.-Z. Xiong, W. Hong, W.-L. Goh, and J. Chen, "Silicon based on-chip antenna design for millimeter-wave/THz applications," in Elect. Design of Adv. Pkg. and Syst. Symp. (EDAPS), 2011, pp. 1– 4.